Highly Scalable NAND Flash Memory Cell Design Embracing Backside Charge Storage

作者:Kwon Wookhyun*; Park In Jun; Shin Changhwan
来源:Journal of Semiconductor Technology and Science, 2015, 15(2): 286-291.
DOI:10.5573/JSTS.2015.15.2.286

摘要

For highly scalable NAND flash memory applications, a compact (4F(2)/cell) nonvolatile memory architecture is proposed and investigated via threedimensional device simulations. The back-channel program/erase is conducted independently from the front-channel read operation as information is stored in the form of charge at the backside of the channel, and hence, read disturbance is avoided. The memory cell structure is essentially equivalent to that of the fully-depleted transistor, which allows a high cell read current and a steep subthreshold slope, to enable lower voltage operation in comparison with conventional NAND flash devices. To minimize memory cell disturbance during programming, a charge depletion method using appropriate biasing of a buried back-gate line that runs parallel to the bit line is introduced. This design is a new candidate for scaling NAND flash memory to sub-20 nm lateral dimensions.

  • 出版日期2015-4