A 5GHz Digital Fractional-N PLL Using a 1-bit Delta-Sigma Frequency-to-Digital Converter in 65 nm CMOS

作者:Talegaonkar Mrunmay*; Anand Tejasvi; Elkholy Ahmed; Elshazly Amr; Nandwana Romesh Kumar; Saxena Saurabh; Young Brian; Choi Woo Seok; Hanumolu Pavan Kumar
来源:IEEE Journal of Solid-State Circuits, 2017, 52(9): 2306-2320.
DOI:10.1109/JSSC.2017.2718670

摘要

A highly digital two-stage fractional-N phaselocked loop (PLL) architecture utilizing a first-order 1-bit Delta Sigma frequency-to-digital converter (FDC) is proposed and implemented in a 65nm CMOS process. Performance of the first-order 1-bit Delta Sigma FDC is improved by using a phase interpolator-based fractional divider that reduces phase quantizer input span and by using a multiplying delay-locked loop that increases its oversampling ratio. We also describe an analogy between a time-to-digital converter (TDC) and a Delta Sigma FDC followed by an accumulator that allows us to leverage the TDC-based PLL analysis techniques to study the impact of Delta Sigma FDC characteristics on Delta Sigma FDC-based fractional-N PLL (FDCPLL) performance. Utilizing proposed techniques, a prototype PLL achieves 1 MHz bandwidth, -101.6 dBc/Hz in-band phase noise, and 1.22psrms (1 kHz-40 MHz) jitter while generating 5.031GHz output from 31.25MHz reference clock input. For the same output frequency, the stand-alone second-stage fractional-N FDCPLL achieves 1MHz bandwidth, -106.1dBc/Hz in-band phase noise, and 403 fsrms jitter with a 500MHz reference clock input. The two-stage PLL consumes 10.1mW power from a 1V supply, out of which 7.1 mW is consumed by the second-stage FDCPLL.

  • 出版日期2017-9
  • 单位Cisco