Design and Implementation of High Throughput, Robust, Parallel M-QAM Demodulator in Digital Communication Receivers

作者:Ayat Mehdi*; Mirzakuchaki Sattar; Beheshti Shirazi AliAsghar
来源:IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2016, 63(8): 1295-1304.
DOI:10.1109/TCSI.2016.2589078

摘要

In this paper, an efficient all-digital demodulator in digital communication receivers is proposed and implemented on a reconfigurable hardware platform in order to compensate timing and carrier phase offset. In the proposed design, a feedforward architecture which has better stability and performance than traditional feedback architectures is used in the timing synchronization loop. To mitigate the problem of oversampling rate of feedforward synchronizer, an innovative parallel demodulator architecture is presented which is optimized for high speed transmissions. This proposed architecture results in asynchronous data sampling where there is no need to adjust sampling rate of the analog to digital converter with an external feedback. To achieve good stability conditions in the presence of loop delay in carrier recovery loop, an appropriate compensation method using a novel Smith predictor is utilized. Since the delay compensation technique is applied, the proposed architecture is well suited for pipelined VLSI implementations. The proposed architecture is used to implement M-QAM digital communication receiver on a Xilinx Virtex-7 FPGA platform achieving a clock rate of 612 MHz. Implementation results show that our design has a good performance for different modulation orders as well as excellent robustness against loop delays and variations in the loop.

  • 出版日期2016-8