摘要

A novel approach to first-level hardware triggering in the LHC experiments has been studied and a prototype system built. Calorimeter trigger primitive data (similar to 5 Tb/s) are re-organised and time-multiplexed so that a single processing node (FPGA) may access the data corresponding to the entire detector for a given bunch crossing. This provides maximal flexibility in the construction of new trigger algorithms, which will be an important factor in ensuring adequate trigger performance at the very high levels of background expected at the upgraded LHC. %26lt;br%26gt;A test system that incorporates all the key technologies for a final system and demonstrates the time-multiplexing and algorithm performance is presented.

  • 出版日期2012-1