A Digital Phase-locked Loop Based on MAP in PLC

作者:Wu Zhilan*
来源:3rd International Conference on Anti-counterfeiting, Security, and Identification in Communication, 2009-08-20 to 2009-08-22.

摘要

The conventional DPLLs (Digital Phase-locked Loops) are designed for Gaussian noise environment, and play important roles in earner and clock recoveries However, in power line communication (PLC), the power line noise is often impulsive, and then its statistical feature is different from Gaussian one Therefore, we introduced Class A noise model in PLC first, and then proposed an optimum DPLL for such Class A noise environment using the techniques based on MAP (Maximum A Posteriori) estimating The simulated results show the proposed DPLL has the smaller steady state phase errors than the conventional DPLL under Class A noise environment