A 60-GHz Phased Array Receiver Front-End in 0.13-mu m CMOS Technology

作者:Wang Chao Shiun*; Huang Juin Wei; Chu Kun Da; Wang Chorng Kuang
来源:IEEE Transactions on Circuits and Systems I-Regular Papers, 2009, 56(10): 2341-2352.
DOI:10.1109/TCSI.2009.2031697

摘要

This paper presents a fully integrated dual-antenna phased-array RF front-end receiver architecture for 60-GHz broadband wireless applications. It contains two differential receiver chains, each receiver path consists of an on-chip balun, a -boosted current-reuse low-noise amplifier (LNA), a sub-harmonic dual-gate down-conversion mixer, an IF mixer, and a baseband gain stage. An active all-pass filter is employed to adjust the phase shift of each LO signal. Associated with the proposed dual conversion topology, the phase shift of the LO signal can be scaled to one-third. Differential circuitry is adopted to achieve good common-mode rejection. The -boosted current-reuse differential LNA mitigates the noise, gain, robustness, stability, and integration challenges. The sub-harmonic dual-gate down-conversion mixer prevents the third harmonic issue in LO as well. Realized in a 0.13-mu m 1P8M RF CMOS technology, the chip occupies an active area of 1.1 x 1.2 mm(2). The measured conversion gain and input P1 dB of the single receiver path are 30 dB and -27 dBm, respectively. The measured noise figure at 100 MHz baseband output is around 10 dB. The measured phased array in the receiver achieves a total gain of 34.5 dB and theoretically improves the receiver SNR by 4.5 dB. The proposed 60 GHz receiver dissipates 44 mW from a 1.2 V supply voltage. The whole two-channel receiver, including the vector modulator circuits for built-in testing, consumes 93 mW from a 1.2 V supply voltage.