An adjustable clock scan structure for reducing testing peak power

作者:Zhang Jinyi*; Zhang Tianbao; Yun Feng; Gui Jianghua
来源:8th International Conference on Electronic Measurement and Instruments, 2007-08-16 to 2007-08-18.

摘要

Power consumption during testing is becoming a primary concern. In this paper, an adjustable clock scan structure is presented. It can significantly reduce the peak power consumption during testing. The adjustable clock controlling multiple scan chains is used to reduce SA (switching activity) and avoid simultaneous shifting operation. Compared with exiting techniques of low power scan testing, die adjustable clock scan structure has numerous advantages. It keeps peak power below a limit and maintains the same fault coverage. Moreover, it only takes up small DFT hardwires. Theoretical analysis and experiments on ISCAS89 benchmark circuits conformably show that the peak power consumption is reduced by about 60% during testing.