摘要

This paper presents an efficient parallel-in parallel-out systolic array for AB(2) over GF(2(m)) using the polynomial basis. As compared to existing related systolic arrays, the proposed array gains a significant reduction in hardware complexity. The proposed architecture includes the features of regularity, modularity and local interconnection. Accordingly, it is well suited for VLSI implementation and can be easily applied as a basic architecture for computing an inversion/division operation.

  • 出版日期2013