A new fabrication method for elevated source/drain junctionless transistors

作者:Tang Xiaohui*; Raskin Jean Pierre; Reckinger Nicolas; Dai Bing; Francis Laurent A
来源:Journal of Physics D: Applied Physics , 2013, 46(16): 165101.
DOI:10.1088/0022-3727/46/16/165101

摘要

This paper presents a new, simple and low-cost fabrication method for junctionless transistors. Based on the dopant-assisted etching and oxidation effects, the proposed technique generates a monolithic elevated source/drain (S/D) structure without the addition of any elevation or recession process. More importantly, only one unique implantation creates heavily doped S/D regions and moderately doped channel. The former allows high current flow when the transistor is turned on and the latter ensures full depletion of carriers when the transistor is turned off. The elevation height of S/D regions can be accurately adjusted by the doping energy. The fabricated junctionless transistor with a 130 nm long gate, in which the S/D regions are elevated by 120 nm relatively to the channel, shows impressive performance with an I-on/I-off ratio exceeding 10(6) at V-D = 1V and V-G = 3V.

  • 出版日期2013-4-24