Fault Diagnosis in Lab-on-Chip Using Digital Microfluidic Logic Gates

作者:Zhao Yang*; Chakrabarty Krishnendu
来源:Journal of Electronic Testing-Theory and Applications, 2011, 27(1): 69-83.
DOI:10.1007/s10836-010-5190-7

摘要

Fault diagnosis is needed for a lab-on-chip to facilitate defect tolerance using reconfiguration. Previously proposed techniques for reading test outcomes and for pulse-sequence analysis are cumbersome and error-prone. We present a fault-diagnosis method to locate a single defective cell and multiple rows/columns with defective cells in a digital microfluidic array. The proposed method can also locate an unknown number of rows/columns-under-test with defective cells. It utilizes digital microfluidic exclusive-or gates to implement an output compactor. The microfluidic compactor can compress 2' distinct test outcomes to a r-droplet signature. This approach obviates the need for capacitive sensing test-outcome circuits for analysis. We analyze the probability of misdiagnosis and use the compression ratio as a measure to evaluate the proposed fault-diagnosis method.

  • 出版日期2011-2

全文