摘要

In this study, a large-swing, low-power voltage-mode driver with independently matched pull-up and pull-down impedances is proposed. To achieve large swing and constant impedances during a transition, a Pover-N structure is implemented with regulators calibrating the impedances. Two regulators are dedicated to matching the pull-up and pull-down impedances by regulating the supply voltages of the driver and predriver, respectively. Because background impedance calibration loops are adopted to track the process, voltage, and temperature (PVT) variations, the proposed driver can operate properly without additional calibration time. To reduce the power consumption of the calibration loops, scaled replicas of the actual driver are used. Moreover, an analysis of design optimization for the proposed driver is presented. The proposed driver was fabricated in 65-nm CMOS technology and verified at a 5-Gb/s data rate. Measurement results show that the proposed driver has a voltage swing of 600 mV(pp) and a horizontal eye opening of 0.5 UI. The prototype chip consumes 6mW at a 1.0-V supply.

  • 出版日期2015-12