A novel 3-D FPGA architecture targeting communication intensive applications

作者:Sidiropoulos Harry; Siozios Kostas*; Soudris Dimitrios
来源:Journal of Systems Architecture, 2014, 60(1): 32-39.
DOI:10.1016/j.sysarc.2013.09.012

摘要

The interconnection structures in FPGA devices increasingly contribute more to the delay, power consumption and area overhead. The demand for even higher clock frequencies makes this problem even more important. Three-dimensional (3-D) chip stacking is touted as the silver bullet technology that can keep Moores momentum and fuel the next wave of consumer electronics products. However, the benefits of such a new integration paradigm have not been sufficiently explored yet. In this paper, a novel 3-D architecture, as well as the software supporting tools for exploring and evaluating application implementation, are introduced. More specifically, by assigning to different layers logic and I/O resources, we achieve mentionable wire-length reduction. Experimental results prove the effectiveness of such a selection, since target architectures outperform the conventional 2-D FPGAs.

  • 出版日期2014-1