An electrical evaluation method for the silicidation of silicon nanowires

作者:Tang X*; Reckinger N; Bayot V; Flandre D; Dubois E; Yarekha D A; Larrieu G; Lecestre A; Ratajczak J; Breil N; Passi V; Raskin J P
来源:Applied Physics Letters, 2009, 95(2): 023106.
DOI:10.1063/1.3171929

摘要

Physical and electrical properties of PtSi nanowires (NWs) fabricated on a silicon-on-insulator wafer are investigated. The Si consumption rule in NW silicidation is consistent with that of planar process. The cross-sectional area ratio between PtSi NW and Si NW is about 1.5:1. An electrical method is used to evaluate the silicidation degree of NWs. According to the dependence of the current passing through the NW on the backside substrate voltage, we can determine whether the Si NW is fully or partially silicided. The electrical evaluation results are in agreement with transmission electron microscopy inspections.

  • 出版日期2009-7-13