A CMOS broadband frequency synthesizer for DVB-C receiver

作者:Wu Jianhui*; Chen Zuotian
来源:Analog Integrated Circuits and Signal Processing, 2007, 52(3): 109-115.
DOI:10.1007/s10470-007-9103-3

摘要

A 70 similar to 900 MHz broadband PLL frequency synthesizer is developed for the single conversion DVB-C receiver in a standard 0.25 mu m CMOS technology. The true 3-band VCO with a novel AAC (Auto-Amplitude Control) circuit provides a wideband amplitude stable output and a reliable startup without degrading the phase noise performance. A 16/17 dual-modulus prescaler with a new logic structure has increased the speed. The charge pump current is programmable for wide loop stabilization and phase noise optimization. The measured results show that the locked range of the frequency synthesizer is 70 similar to 900 MHz. The worst phase noise at 1 k/10 k/100 k/1 MHz offset frequency is ordinal -65/-85/-112/-128 dBc/Hz and the spur at reference frequency is lower than -90 dBc.The frequency synthesizer chip dissipates only 16.2 mA from a 3.3 V supply.

全文