Digital processing compensation mechanisms for highly efficient transmitter architectures

作者:Gilabert P L*; Montoro G; Vizarreta P; Berenguer J
来源:IET Microwaves Antennas & Propagation, 2011, 5(8): 963-974.
DOI:10.1049/iet-map.2010.0368

摘要

This article presents the design and final field programmable gate array (FPGA) integration of the necessary baseband (BB) signal processing for some of the emergent highly efficient amplification architectures. Following the software-design radio concept, this design is aimed at generating, monitoring and correcting BB and intermediate frequency signals for operating in highly efficient power amplifier (PA) architectures, such as envelope tracking PAs, envelope elimination and restoration or polar transmitter and linear amplification with non-linear components. The closed-loop nature of this FPGA design allows introducing control strategies to overcome or mitigate the unwanted distortion arising from maladjustments in the aforementioned efficient transmitter architectures. In addition to the signal generation blocks, three key blocks are included in the design to significantly contribute to the performance of these power-efficient architectures. These three blocks are a fractional delay filter block, a block that generates a slower (or slew-rate-limited) version of the envelope of the signal and a digital adaptive predistortion block. Experimental results presented in this article show the importance of including these blocks to provide these efficient transmitter architectures with correcting capabilities to guarantee power efficiency and linear amplification at RF.

  • 出版日期2011-6-6