Low-VDD Operation of SRAM Synaptic Array for Implementing Ternary Neural Network

作者:Sun Xiaoyu*; Liu Rui; Chen Yi Ju; Chiu Hsiao Yun; Chen Wei Hao; Chang Meng Fan; Yu Shimeng
来源:IEEE Transactions on Very Large Scale Integration Systems, 2017, 25(10): 2962-2965.
DOI:10.1109/TVLSI.2017.2727528

摘要

For Internet of Things (IoT) edge devices, it is very attractive to have the local sensemaking capability instead of sending all the data back to the cloud for information processing. For image pattern recognition, neuro-inspired machine learning algorithms have demonstrated enormous powerfulness. To effectively implement learning algorithms on-chip for IoT edge devices, on-chip synaptic memory architectures have been proposed to implement the key operations such as weighted-sum or matrix-vector multiplication. In this paper, we proposed a low-power design of static random access memory (SRAM) synaptic array for implementing a low-precision ternary neural network. We experimentally demonstrated that the supply voltage (VDD) of the SRAM array could be aggressively reduced to a level, where the SRAM cell is susceptible to bit failures. The testing results from 65-nm SRAM chips indicate that VDD could be reduced from the nominal 1-0.55 V (or 0.5 V) with a bit error rate similar to 0.23% (or similar to 1.56%), which only introduced similar to 0.08% (or similar to 1.68%) degradation in the classification accuracy. As a result, the power consumption could be reduced by more than 8x (or 10x).