A 5.8-Gb/s Adaptive Integrating Duobinary DFE Receiver for Multi-Drop Memory Interface

作者:Lim Hyun Wook; Choi Sung Won; Ahn Jeong Keun; Min Woong Ki; Lee Sang Kyu; Baek Chang Hoon; Lee Jae Youl; Hwang Gyoo Cheol; Jun Young Hyun; Kong Bai Sun*
来源:IEEE Journal of Solid-State Circuits, 2017, 52(6): 1563-1575.
DOI:10.1109/JSSC.2017.2675923

摘要

This paper describes a 5.8 Gb/s adaptive integrating duobinary decision-feedback equalizer (DFE) for use in next-generation multi-drop memory interface. The proposed receiver combines traditional interface techniques like the integrated signaling and the duobinary signaling, in which the duobinary signal is generated by current integration in the receiver. It can address issues such as input data dependence during integration, need for precursor equalization, high equalizer gain boosting, and sensitivity to high-frequency noise. The proposed receiver also alleviates DFE critical timing to provide gain in speed, and embed DFE taps in duobinary decoding to provide gain in power and area. The adaptation for adjusting the equalizer common-mode level, duobinary zero level, tap coefficient values, and timing recovery is incorporated. The proposed DFE receiver was fabricated in a 45 nm CMOS process, whose measurement results indicated that it worked at 5.8 Gb/s speed in a four-drop channel configuration with seven slave ICs, and the bathtub curve shows 36% open for 10(-10) bit error rate.

  • 出版日期2017-6