A Darlington-Enhanced CMOS Oscillator Architecture

作者:Lehtonen Tapio A*; Ruippo Pekko; Keitaanniemi Teppo; Tchamov Nikolay T
来源:IEEE Transactions on Circuits and Systems II-Express Briefs, 2012, 59(1): 11-15.
DOI:10.1109/TCSII.2011.2177699

摘要

A fully differential CMOS oscillator using Darlington composite pMOS transistors is presented. The composite transistor structure increases gain of the negative-Gm stage for a reliable startup and improves device reliability due to use of high-voltage transistors. To achieve good phase noise available with large voltages and the speed of small active devices in a modern CMOS process, a higher (2.8 V) power supply requiring a combination of low-and high-voltage transistors is used. In addition, the oscillator uses negative feedback to reduce amplitude variation due to LC-tank loading. Circuit functionality is confirmed with a test circuit fabricated in a standard 130-nm CMOS process. The oscillator reaches a phase noise better than -121.2 dBc/Hz at 1-MHz offset across a tuning range of 3015 to 5298 MHz while consuming a less than 10.6-mA current from a 2.8-V power supply.

  • 出版日期2012-1