A Verilog Piecewise-Linear Analog Behavior Model for Mixed-Signal Validation

作者:Liao Sabrina*; Horowitz Mark
来源:IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS I-REGULAR PAPERS, 2014, 61(8): 2229-2235.
DOI:10.1109/TCSI.2014.2332265

摘要

Full chip mixed-signal validation requires simulating the entire design through a large number of test vectors, which makes fast, event-based Verilog models of analog circuits essential. We describe an extensible approach to creating these models that maps continuous signals into piecewise linear waveforms by creating analog events which contain a value and slope. By breaking analog circuits into sub-blocks with mostly unidirectional ports, we avoid explicit time integration, thus fitting well into an event-driven digital framework. The result is Verilog analog functional models that are pin-accurate, fast to simulate, and capture the key dynamics in analog circuits. A 250 Ms/s open-loop track and hold circuit, 2.5 V-1.8 V buck converter, and 1 GHz PLL models are demonstrated.

  • 出版日期2014-8