AC-Plus Scan Methodology for Small Delay Testing and Characterization

作者:Li Tsung Yeh*; Huang Shi Yu; Hsu Hsuan Jung; Tzeng Chao Wen; Huang Chih Tsun; Liou Jing Jia; Ma Hsi Pin; Huang Po Chiun; Bor Jenn Chyou; Tien Ching Cheng; Wang Chih Hu; Wu Cheng Wen
来源:IEEE Transactions on Very Large Scale Integration Systems, 2013, 21(2): 329-341.
DOI:10.1109/TVLSI.2012.2187223

摘要

Small delay defects escaping traditional delay testing could cause a device to malfunction in the field and thus detecting these defects is often necessary. To address this issue, we propose three test modes in a new methodology called AC-plus scan, in which versatile test clocks can be generated on the chip by embedding an all-digital phase-locked loop (ADPLL) into the circuit under test (CUT). AC-plus scan can be executed on an in-house wireless test platform called HOY system. The first test mode of our AC-plus scan provides a more efficient way to measure the longest path delay associated with each test pattern. Experimental result shows that our method could greatly reduce the test time by 81.8%. The second test mode is designed for volume production test. It could effectively detect small delay defects and provide fast characterization on those defective chips for further processing. This mode could be used to help predict which chips are more likely to fall victim to operational failure in the field. The third test mode is to extract the waveform of each flip-flop's output in a real chip. This is made possible by taking advantage of the almost unlimited test memory our HOY test platform provides, so that we could easily store a great volume of data and reconstruct the waveform for post-silicon debugging. We have successfully fabricated a Viterbi decoder chip with such an AC-plus scan methodology inside to demonstrate its capability.

全文