A 1.6 ps 7 b time to digital converter in 0.18 mu m CMOS technology

作者:Molaei Hasan*; Hajsadeghi Khosrow
来源:Microelectronics Journal, 2017, 67: 120-127.
DOI:10.1016/j.mejo.2017.07.016

摘要

A fine Time to Digital Converter (TDC) based on time difference amplification is proposed. A current difference based method is introduced to improve the limited input linear range of the conventionalx2 Time Amplifier (TA). The modified TA is used in a proposed pipeline TDC to achieve a fine sub-gate delay resolution. A sign detection stage is implemented at the input of the TDC to avoid two separate circuits for conversion of positive and negative inputs, which decreases power consumption by roughly fifty percent. Furthermore, the delay cell circuits are modified to increase the TDC resolution and reduce its susceptibility to mismatch and process variations. The TDC resolution is 1.6 ps by post-layout simulation in 180 nm CMOS technology. Power consumption of the introduced TDC at 50 Msps and 1.2 V supply voltage is 280 uW.

  • 出版日期2017-9