A 12.5-fJ/Conversion-Step 8-Bit 800-MS/s Two-Step SAR ADC

作者:Hu Yao Sheng; Huang Po Chao; Tai Hung Yen; Chen Hsin Shu*
来源:IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2016, 63(12): 1166-1170.
DOI:10.1109/TCSII.2016.2608908

摘要

This brief presents a 0.9-V 8-bit 800-MS/s energy-efficient two-step successive-approximation register (SAR) analog-to-digital converter (ADC) without an inter-stage residue amplifier. A charge-sharing technique is used to avoid large static current consumption of the residue amplifier and to eliminate the distortion caused by insufficient amplifier output headroom. Besides, a self-triggered latch technique not only saves the digital power but also accelerates the conversion speed by reducing the SAR loop loading. The prototype ADC consumes 1.59 mW at 800 MS/s and achieves a Nyquist signal-to-noise and distortion ratio of 45.8 dB in 40-nm CMOS technology. It results in an figure of merit of 12.5 fJ/c.-s.