A Digital Implementation of a Dual-Path Time-to-Time Integrator

作者:Ali Bakhshian Mohammad*; Roberts Gordon W
来源:IEEE Transactions on Circuits and Systems I-Regular Papers, 2012, 59(11): 2578-2591.
DOI:10.1109/TCSI.2012.2190669

摘要

This paper presents an asynchronous digital technique for the realization of an integrator that takes as input the time-difference between two rising edges of digital signals and produces a corresponding time-difference output signal. The key element of this circuit is a time-memory cell called TLatch. This circuit has the ability to store the time-difference between two edges and allow its retrieval at a later time. By using two TLatches in parallel, a dual-path high-throughput integrator is proposed. Internal mismatches in delays can be removed using a simple calibration algorithm that aligns the frequency of two internal oscillators, thereby eliminating the need for trimming or any reference element. The proposed architecture is fabricated in 1.2 V 0.13-mu IBM CMOS technology and the experimental results confirm the integration operation.

  • 出版日期2012-11