A universal delay line circuit for variation resilient IC with self-calibrated time-to-digital converter

作者:Shao, Shuai; Shi, Youhua; Dai, Wentao; Meng, Jianyi; Shan, Weiwei*
来源:IEEE International Conference on Electron Devices and Solid-State Circuits (EDSSC), Singapore, INDIA, 2015-06-01 To 2015-06-04.

摘要

A universal delay monitor used to imitate the real critical paths is developed for variation resilient integrated circuit. This monitor is constructed based on the different proportion of logic cells and interconnects. The delay of the monitor is detected by a time-to-digital converter which keeps the sampling results precise. To reduce the deviation of the sampling results caused by PVT, a novel time-to-digital converter with self-calibration mechanism is developed. This variation resilient method based adaptive voltage scaling is applied on an ARM7 based System on a Chip on 0.18 mu m CMOS process with a 112M signoff frequency and an area of 1.3*1.3 mm(2). The simulation results show that it has a 43.42% gain of power consumption under FF corner, -25 degrees Ccompared to the fixed 1.8 V traditional design.