摘要

Digit serial-serial multipliers are one approach to power-optimize multiplication where operands are fed one digit at a time. This significantly reduces the required chip area and hence reducing power. In this paper, a power-efficient reconfigurable digit serial-serial multiplier is proposed. Power efficiency is achieved using two techniques: reconfiguration and clock gating. Reconfiguration allows the proposed multiplier to perform multiplication of sub-width operands without extending to full width, that is, a multiplier composed of m sub-multipliers each of width n is capable of handling , , multiplications. It also enables the multiplier to perform multiple multiplications concurrently rather than sequentially, that is, the multiplier is capable of handling , multiplications concurrently. Mathematical operations such as matrix product benefit most from concurrent multiplications. Clock gating is used to reduce power by disabling unused blocks and enabling utilized blocks only when their relevant inputs arrive. Compared with non-reconfigurable no-clock-gating design, simulation results show that the proposed multiplier reduces the power requirement. For , , and digit width power is reduced by 38 % for mode and by 49 % for mode. Compared with standard parallel multiplier, simulation results also show that the proposed multiplier reduces energy requirement. For , and digit width , energy is reduced by 46 % for mode and by 60 % for mode.

  • 出版日期2015-7