A Low-Power Microcontroller in a 40-nm CMOS Using Charge Recycling

作者:Blutman Kristof*; Kapoor Ajay; Majumdar Arjun; Martinez Jacinto Garcia; Echeverri Juan; Sevat Leo; van der Wel Arnoud P; Fatemi Hamed; Makinwa Kofi A A; de Gyvez Jose Pineda
来源:IEEE Journal of Solid-State Circuits, 2017, 52(4): 950-960.
DOI:10.1109/JSSC.2016.2637003

摘要

A 40-nm microcontroller featuring voltage stacked memory and logic is presented. This involved connecting the power domains of the memory and logic in series, such that the ground of one power domain is connected to the positive supply rail of the other. In this paper, an ARM Cortex-M0+ and its peripherals are powered from 0 V to V-DD, while its 4-kB ROM and the 16-kB SRAM are powered from V-DD to 2 V-DD. Since the memory and logic will, in general, draw different supply currents, the midrail V-DD is provided by an on-chip switched capacitor voltage regulator (SCVR). To allow a direct comparison of voltage stacking with a conventional single supply, it can be turned off by configuring the SCVR to power both the memory and logic from 0 V and V-DD. Turning on voltage stacking results in 96% power conversion efficiency, while the active converter area is reduced by 2.6x. Despite the use of a smaller SCVR, the voltage stacking reduces the supply noise by 3.4 dB and the output voltage drops from 58 to 36 mV.

  • 出版日期2017-4