A Low-Power Architecture for the Design of a One-Dimensional Median Filter

作者:Chen Ren Der*; Chen Pei Yin; Yeh Chun Hsien
来源:IEEE TRANSACTIONS ON CIRCUITS AND SYSTEMS II-EXPRESS BRIEFS, 2015, 62(3): 266-270.
DOI:10.1109/TCSII.2014.2368974

摘要

This brief presents a low-power architecture for the design of a one-dimension median filter. It is a word-level two-stage pipelined filter, receiving an input sample and generating amedian output at each machine cycle. The power consumption is reduced by decreasing the number of signal transitions in the circuit. This can be done by keeping the stored samples immobile in the window through the use of a token ring in our architecture. The experimental results have shown that, at the expense of some additional area cost, the power consumption can be successfully reduced.

  • 出版日期2015-3